

# A Unique Design Tool for Improving the Input Match of Low Noise Amplifiers

By Dale D. Henkes



Figure 1, Low Noise Amplifier (LNA)

This article will describe the methods and mechanisms for trading excess output return loss for improved input return loss while maintaining low noise figure (NF) in a low noise amplifier (LNA) design. Other methods for improving LNA input match, such as trading noise match for input match or employing series negative feedback [1], sacrifice gain in the process. While gain reduction may also be the result of trading output match for input match, there is at least the opportunity for maintaining the gain approximately constant during the process since matching gain lost at the output can be picked up by the improvement in input match.

Figure 1 is constructed to clarify the meaning of many of the important design parameters. These are impedances or reflection coefficients as seen by looking in either direction across the device (input and output) interface planes. Impedance (Z) and reflection coefficient ( $\Gamma$ ) are shown for both directions at each plane. Z and  $\Gamma$  are related to each other through a given reference impedance (Z<sub>R</sub>) according to the formulas [2][3]:

Equation 1)  $\Gamma = (Z - Z_R^*)/(Z + Z_R) = (Z - Z_0)/(Z + Z_0)$  for  $Z_R = Z_0$  (real). Equation 2)  $Z = Z_0 (1 + \Gamma)/(1 - \Gamma)$ . In keeping with the notation of much of the literature on the subject,  $Z_S$  refers to the transformed source impedance (not the generator impedance). This is the impedance that the transistor sees looking into the input matching network.  $Z_L$  is the transformed load impedance that the transistor sees looking into the output matching network (not the load impedance terminating the amplifier's output port).  $Z_{in}$  and  $Z_{out}$  refer to the input and output impedances of the device/transistor (not the impedances at the input and output ports of the amplifier).  $Z_1$  and  $Z_2$  in Figure 1 represent the generator and load impedances and are usually both  $Z_0$  ( $Z_1 = Z_2 = Z_0$ ).

Designing an amplifier for maximum gain (Gmax) at a given frequency requires the calculation of a unique pair of termination impedances that will provide a simultaneous conjugate match at both ports and yield the maximum gain for the device/transistor used (provided that the device is unconditionally stable at the given frequency). The required terminations can be calculated from the S-parameters of the device [3]. Likewise, a unique pair of termination impedances determine the minimum noise figure and maximum associated gain of the amplifier. However, in this case, noise parameters for the device are needed in addition to the device's S-parameters.

In both of these design scenarios, there is no flexibility in the choice of termination impedances because the solution set is represented by just two points on the Smith chart. If a compromise can be made in either the gain or noise figure (or both) then the solution set of termination impedances for a given gain and noise figure immediately becomes infinite as represented by circles in the Smith chart instead of just two points. This article will describe how excess output return loss can be traded for improved input return loss while maintaining the noise figure near the optimum value (Fmin) for the amplifier. The mathematical solution is quite involved and the graphical solution (on a Smith chart) is tedious. Fortunately, the LINC2 program from ACS (Applied Computational Sciences, Escondido CA) completely automates this otherwise complicated process, as will be shown toward the end of this article.

## The Noise Figure as a Function of Zs

The noise figure of a linear two-port amplifier can be formulated as a function of only four parameters:

- 1) Fmin, the minimum noise figure of the device/transistor
- 2) Gamma Opt, the optimum source refection coefficient for achieving Fmin
- 3) Rn, the device noise resistance
- 4) Zs, the actual source impedance applied to the input of the device

The noise figure, F, is then calculated according to the following formula [3]:

Equation 3)  $F = Fmin + (rn/gs)|Y_S - Y_O|^2$ , where Fmin is the minimum noise figure, rn is the normalized noise resistance (rn = Rn/Z0), Y<sub>S</sub> is the source admittance (Y<sub>S</sub> = gs + j bs = 1/Z<sub>S</sub>), and Y<sub>O</sub> is the optimum source admittance (Y<sub>O</sub> = go + j bo = 1/Zopt).

Three of the four parameters in equation 3 are fixed constants that are determined by the device characteristics at a given frequency. It is interesting to note that, apart from the device constants that cannot be changed by the circuit designer, the noise figure for the amplifier is completely determined by the source impedance  $Z_s$ . Since the noise figure is a function of only one

variable, the circuit designer has only to select a  $Z_S$  value that gives the desired noise figure. Only one value of  $Z_S$  ( $Z_S = Zopt$ ) gives the minimum noise figure Fmin. Other values of  $Z_S$  yield larger noise figures and the solution set for any noise figure larger than Fmin is represented by a circle (called a noise circle) on the Smith chart. Many simulation programs, including LINC2, have the ability to plot these noise figure circles as an aid in selecting the source impedance that will yield the desired noise figure.

#### Designing for Minimum Noise and Maximum Associated Gain

A common approach used in the design of RF low noise amplifiers is to design an input matching network that will transform the source impedance from 50 ohms to the optimum value for minimum noise (determined by  $\Gamma$ opt) and then terminate the output with a conjugate match. This is easy to do since we can apply  $\Gamma_S = \Gamma$ opt at the input terminals of the device and calculate the required load reflection coefficient  $\Gamma_L = \Gamma$ out\* for the conjugate output match. A circuit simulation can be run on the circuit shown in Figure 2 to determine the output impedance (Zout from  $\Gamma$ out) with  $\Gamma$ opt as the source termination, or the following formula can be used to calculate this impedance directly.

Equation 4)  $\Gamma_L = \Gamma out^* = (S22 + S12 \ S21 \ \Gamma_S/(1 - S11 \ \Gamma_S))^* = (S22 + S12 \ S21 \ \Gamma opt/(1 - S11 \ \Gamma opt))^*$ Equation 5)  $Z_L = Z0 \ (1 + \Gamma_L)/(1 - \Gamma_L)$ 

At this point we have all the necessary information to design the low noise amplifier. Matching networks are designed to transform Z0 to Zopt and  $Z_L$  at the input and output terminals of the device respectively. To complete the circuit, bias networks are designed to feed the supply voltages to the device.



Figure 2, Select the Input Impedance and Determine the Output Impedance

#### **Disadvantage of Designing for Minimum Noise Figure**

As can be seen by equation 4, there is only one load impedance,  $Z_L$ , that will provide a conjugate output match for a device terminated at the input for minimum noise. With the output terminated with a (conjugate) matched  $Z_L$ , the input impedance Zin can be calculated according to equations 6 and 7 below.

Equation 6)  $\Gamma in = S11 + S12 S21 \Gamma_L/(1 - S22 \Gamma_L)$ Equation 7)  $Zin = Z0 (1 + \Gamma in)/(1 - \Gamma in)$  However, Zin generally is not equal to Zopt\* and so a mismatch occurs at the input port. Therefore, the disadvantage of designing an LNA for minimum noise figure (and maximum associated gain) is that the input will usually be mismatched.

The amount of mismatch, M, and reflection coefficient,  $\Gamma$ , can be calculated from equations 8 and 9 respectively [4]:

Equation 8)  $M = (1 - |\Gamma in|^2)(1 - |\Gamma_S|^2)/|1 - \Gamma in \Gamma_S|^2$ Equation 9)  $\Gamma = Sqr(1 - m)$ 

The mismatch expressed in terms of return loss is:

Equation 10)  $RL = 20 Log(|\Gamma|)$ 

For minimum noise,  $\Gamma_{\rm S} = \Gamma_{\rm Opt}$  and the return loss for this mismatch is:

Equation 11)  $RL = 10 Log(|1 - (1 - |\Gamma in|^2)(1 - |\Gamma opt|^2)/|1 - \Gamma in \Gamma opt|^2|)$ 

#### Input Mismatch in the Unilateral Low Noise Amplifier

For the simplified unilateral device model shown in Figure 3A,  $Zin = R_i - J X_{Ci}$ . The required input match for gain and best return loss would be  $Z_S = Zin^* = R_i + J X_{Ci}$ . As stated previously, the required match for minimum noise is  $Z_S = Zopt$ . Since there is no control over Zopt or Zin for the unilateral device, there is no way to achieve the noise and gain/RL match simultaneously. The resulting mismatch occurs with RL according to equation 11. Without feedback the unilateral device will not allow for improving the input match without compromising the noise figure. Therefore, the method described next will not work for a unilateral device where S12 = 0. However, for most transistors S12  $\neq$  0 and the following method applies.



Figure 3, Simple Device Model

#### **Trading Output Match for Improved Input Match**

Consider the addition of Cdg (or other feedback mechanism) in the bilateral device model of Figure 3B. This feedback allows changes at the device output to be coupled to the input, thus changing the value of Zin. If we can change Zin to make it closer to Zopt\* then we have improved the input return loss (while maintaining the minimum noise figure).

The exact dependence of Zin ( $\Gamma$ in) on Z<sub>L</sub> ( $\Gamma$ <sub>L</sub>) was given in equations 6 and 7. From this relation and the picture of the bilateral device model in Figure 3B, it is clear that some change in Z<sub>L</sub> (the load match) will result in Zin moving closer to Zopt\*. The main question now is what values of load impedance (Z<sub>L</sub>) will result in improved values of Zin.

One value of  $\Gamma_L$  (if it exists) is certain to make Zin = Zopt\*. It can be found by solving equation 6 for  $\Gamma_L$  in terms of  $\Gamma$  in and the device S-parameters as shown in equation 12:

Equation 12)  $\Gamma_{\rm L} = (\Gamma \text{in} - S11)/(S12 \ S21 - S11 \ S22 + S22 \ \Gamma \text{in})$ 

Substituting  $\Gamma$ opt\* for  $\Gamma$ in in equation 12 produces the correct load ( $\Gamma_L$ ) for a perfect input RL match and noise match. There are a couple of problems with this approach. It can produce a very poor output match, often with a RL of only a few dB or even worse. Another potential problem is that the required load may not exist within the Smith Chart boundary and therefore will not be realizable.

What is desired is a method that implements a compromise between perfect output return loss and poor input return loss and vice versa. Referring to Figure 4, the graphical solution is a follows:



Figure 4, Circle and Impedance Mapping on the Smith Chart

- 1. Plot Γopt on the input plane (Smith Chart representing impedances at the device input).
- 2. Map  $\Gamma$  opt from the input plane to what would be a conjugate match ( $\Gamma_{ML}$ ) on the output plane using equation 4.
- 3. Plot a mismatch circle (C2 in Figure 4) relative to  $\Gamma_{ML}$  in the output plane. Any size circle can be used initially, but a circle representing a 1.5 VSWR makes a good starting point.
- 4. Map the output mismatch circle to the corresponding  $\Gamma$  in\* circle (C3 in Figure 4) using the conjugate of equation 6.
- 5. Find a point on C2 that maps to a point on C3 that is closest to  $\Gamma_s = \Gamma opt$ . Denote the point on C3 as  $\Gamma in^*$ .
- 6. Construct a mismatch circle (C1 in Figure 4) relative to  $\Gamma$  in\* (found in step 5) that intercepts the point  $\Gamma_{s} = \Gamma$  opt in the input plane.
- 7. Compute the equivalent input return loss represented by circle C1 according to equations 8, 9, and 10. Compute the equivalent output return loss represented by circle C2 in the output plane using similar expressions (in terms of  $\Gamma_{ML}$  and  $\Gamma_{L}$ ).
- 8. Determine if the input and output return loss (step 7) meets requirements. If not, repeat steps 3 through 8 using a different output mismatch circle C2. If the return loss at both ports is acceptable then go on to design the matching networks to yield  $\Gamma_{\rm S} = \Gamma$ opt at the input and  $\Gamma_{\rm L}$  at the output.

After designing the matching networks and bias feeds, the LNA design is complete. A simulation can be run on the complete LNA circuit to verify performance. All of the above steps (1 through 8) are automated in the LINC2 LNA Circles Utility. Selecting **Minimum Noise** | **Fmin, Gain and RL** from the view menu performs all these steps in less than one second. A slider control makes the process interactive and intuitive. Moving the slider control from Max Output RL toward Max Input RL makes the tradeoff between output and input return loss

automatic. The new match points, all circles, gain, return loss and noise figure are instantly updated when the slider control is moved.

The LINC2 Circles Utility allows for inputting an exact numerical value for the output return loss instead of using the slider control. Simply press the Enter key, input the desired output return loss, and click OK. Once again, the new match points, all circles, gain, return loss and noise figure are instantly updated. When the desired tradoffs have been made, selecting the Match menu automatically designs the matching networks and synthesizes the complete LNA circuit schematic.

# **Balancing LNA Performance Between Noise Figure, Input Match and Output Match - a Three-Way Tradeoff.**

In the last section, a procedure was outlined for trading output RL for improved input RL while maintaining the NF at Fmin (minimum noise figure). That procedure is slightly restrictive since the input match impedance ( $Z_S$ ) is not allowed to deviate from Zopt. If the two-way tradeoff of the previous section is expanded to a three-way tradeoff between NF and RL at both ports, the added flexibility in allowing  $Z_S$  to vary away from Zopt increases the capability of meeting more demanding RL goals at both ports.

It is often the case that giving up just a little in noise figure can go a long way toward boosting the input return loss without having to sacrifice too much output return loss. This is especially true when the noise resistance of the device is small. This is evident by noting in equation 3 that the normalized noise resistance (rn) is a direct factor in how the magnitude of the difference in  $\Gamma_S$  and  $\Gamma$ opt adds to Fmin. When rn is small, a small departure from Fmin results in a relatively large noise circle. For a given NF, this allows  $\Gamma_S$  (on the given NF circle) to reach closer to the point of best input return loss. In any case, giving up some NF improves the output to input RL tradeoff regardless of the value of rn.

## LNA Design Example

In addition to implementing the two-way tradeoff between input and output RL, the LINC2 program also automates the three-way tradeoff between NF, input RL and output RL. The procedure is similar to the 8-step procedure outlined above, except that a noise circle representing a noise figure larger than Fmin will be added. In this case,  $\Gamma_S$  will then be located on the noise circle at a point closest to the maximum input RL point, instead of  $\Gamma$ opt.

The proposed LNA design example will have the following design goals: LNA Device: Agilent ATF-54143 FET PHEMT. DC Operating Point: Vds=2V, Id=20mA. GPS Frequency Band: 1574.42 to 1576.42 MHz. Power Gain: > 16 dB. Noise Figure: < 1.0 dB Input RL: > 13.98 dB (1.5 VSWR) Output RL: > 9.54 dB (2.0 VSWR)

The design procedure will be implemented at 1.575 GHz (center of the GPS RX band).

The design starts by selecting **Amplifier Design** | **Low Noise Amplifier** from the LINC2 Tools menu. At the prompt the S-parameter file name for the ATF-54143 FET device is entered and the LINC2 Circles Utility opens with the device data loaded (Figure 5). The next step is to enter the frequency range (1574 - 1576 MHz) and select 1575 MHz from the **Frequency** menu as the design center frequency.

**View** | **Stability** displays stability circles for the selected frequencies, indicating that the design could benefit from increased stability. The LINC2 LNA design utility offers several methods for automatically stabilizing a device. When a stabilization method is selected from the **Options** | **Stabilize Device** menu, clicking **Optimize** will generate just enough resistive loading or inductive feedback to stabilize the device. For this example, 0.35 nH of common lead inductance was used for improved stability via series feedback. The 0.35 nH inductor is placed between the source (common) lead and ground as shown in Figure 5. In this example the inductance value was selected manually (instead of using **Optimize**) in order to control the amount of feedback short of complete unconditional stability.

Selecting **View** | **Noise, Gain and RL** from the top menu bar opens the Single Frequency Analysis (Circles) window for automated three-way tradeoff analysis between noise figure, gain and return loss (Figure 6). The printed data at the bottom of the window in Figure 5 indicates that the minimum noise figure at this frequency is 0.36 dB with a maximum associated gain of 16.6 dB. With the output matched (output RL = 50 dB), the input RL is reported as only 6.7 dB.

At this point only two things need to be done to meet the original LNA design goals. First, we trade off a very slight amount of noise figure for improved matching conditions. This is done by entering 0.4 dB in the Noise (dB) input box in the upper right corner of the Input Plane display (Figure 6). Then, the RL slider control is moved from Max Output RL toward Max Input RL until the input RL spec of 14 dB is exceeded. As the RL slider control is moved, the output mismatch circle grows while the input mismatch circle decreases in size. A check of the output RL indicates that it also exceeds the 9.54 dB spec by nearly 2 dB.







Figure 6, Gain, Noise Figure and Return Loss Tradeoffs Using the Circles Utility

| Table 1       |           |          |  |  |  |  |
|---------------|-----------|----------|--|--|--|--|
| Specification | Goal      | Design   |  |  |  |  |
| Frequency     | 1575 MHz  | 1575 MHz |  |  |  |  |
| Power Gain    | > 16 dB   | 17.12 dB |  |  |  |  |
| Noise Figure  | < 1.0 dB  | 0.4 dB   |  |  |  |  |
| Input RL      | >13.98 dB | 14.4 dB  |  |  |  |  |
| Output RL     | > 9.54 dB | 11.4 dB  |  |  |  |  |

As the Noise, Gain and RL analysis of Figure 6 indicates, all specifications have now been met or exceeded as shown in Table 1:

The LINC2 program graphically and numerically displays the source and load impedances required to realize the design goals listed in Table 1.  $Z_S$  is plotted as a point at the intersection of the 0.4 dB NF circle and 14.4 dB RL circle. The exact source impedance is printed at the bottom of the window as ZSource = 25.45 + J 25.82 ohms.  $Z_L$  is plotted as a point on the 11.4 dB output RL circle. The exact load impedance is printed at the bottom of the window as ZLoad = 34.82 + J 22.42 ohms.

The displayed  $Z_S$  and  $Z_L$  data is required information for designing the input and output matching networks. However, LINC2 automatically takes this data and synthesizes the complete LNA schematic including the matching networks and device stabilization components.

# LINC2 LNA Synthesis

The LINC2 LNA design module offers many approaches to low noise amplifier design and synthesis. The following design methods are automated in the LINC2 LNA design tool: \*Minimum noise.

\*Maximum gain.

\*Noise and gain tradeoffs (match varies between Fmin and Gmax points).

\*Minimum noise with improved input RL (trading off output RL).

\*Low noise with improved input RL (trading off NF and output RL).

\*Available power gain design.

\*Operating power gain or transducer power gain design.

As is the case for each of these design methods, the three-way design tradeoff presented above is completed by simply selecting the desired matching network topology from the Match menu. An LNA schematic is immediately synthesized that captures the design's performance. When a lumped L network with a series C and parallel L topology is selected from the Match menu, the LNA schematic in Figure 7 is generated.

Clicking **Analyze** in the schematic window runs a circuit simulation producing the results shown in Figures 8 and 9. The simulation results for the design frequency of 1575 MHz were exactly as predicted with gain = 17.12 dB, input RL = 14.4 dB and output RL = 11.4 dB.



Figure 7, LINC2 Synthesized LNA schematic



Figure 8, Gain (S21) and Return Loss Simulation Results



Figure 9, Input and Output Return Loss Simulation Results

The next step is to add the bias networks and construct the 0.35 nH source lead inductor from microstrip transmission lines and ground vias as shown in Figure 10. The component values in Figure 10 have been changed to the nearest available standard value. The shunt input inductor is connected to the gate supply and a 68 nH choke is used to supply DC to the drain.

# **Design Verification**

Running a simulation of the LNA circuit in Figure 7 provides a certain level of design verification since the computer methods and algorithms used in the LINC2 circuit simulation are very different and independent from the synthesis algorithms used to generate the design in Figure 6. Ultimately, however, the design must be verified by building a prototype and testing it. The circuit in Figure 10 was built and tested. The measured performance was remarkably close to the results obtained from the LINC2 circuit simulation (Table 1 and Figures 8 and 9).

The measured versus simulated results are shown in Table 2. Figure 11 plots the simulated and measured gain and noise figure. Figure 12 plots the simulated and measured input and output return loss. The measured gain, NF and input RL agreed with simulation within a fraction of a dB. The output return loss measured lower than the simulated value by about 1.25 dB.

#### **Summary**

This LNA design example demonstrated how the unique features of the LINC2 LNA design tool can simplify the complex task of balancing a number of competing design tradeoffs. LINC2's automated interactive optimization at the design level (during the circuit synthesis procedure) can be far more effective than circuit level optimization. In addition to being faster than circuit level optimization, interactive optimization at the design synthesis level allows for optimization of the circuit topology, not just the component values of a given topology. For example, circuit level optimization starts with a given circuit topology while in the LINC2 LNA synthesis tool the circuit topology (matching networks) are selected last, after all tradeoffs have been made and the design has been optimized.

It is not uncommon for leading RF/microwave EDA software packages to have utilities for plotting various circles on a Smith Chart to aid in the design of low noise amplifiers. However, these other circle plotting tools are usually manual in nature in the sense that they require the user to know what circles to plot and how to relate the circles to one another and to the design flow. The LINC2 Circles Utility is completely automated and linked to the design flow. This allows the user to focus on the design goals and the parameters that affect performance rather than on the construction of circles.

The underlying math routines and LINC2 proprietary algorithms keep the circles and printed design and performance data updated as the user enters specifications or makes design tradeoffs. This highly automated LINC2 design tool makes the various constant circles practically obsolete because the user is guided through the design procedure without having to construct the circles or even having to know what they mean. However, experienced designers who are accustomed to designing LNAs by manipulation of the constant circles will appreciate the visual feedback provided by the automatically displayed circles and the fact that they can also be manually constructed by the user if desired. This kind of graphical feedback can help the user know what is possible in regard to performance and why. This level of insight into the parameters that affect the design and its performance as well as the insight into the design methods and synthesis process cannot be provided by simply using a circuit level optimizer.

LINC2 is a high performance, low cost, RF and microwave design environment providing automated design, circuit synthesis, schematic capture, simulation, optimization and yield analysis in one integrated package. LINC2 is available from ACS (Applied Computational Sciences), Escondido, CA. More information on LINC2 can be found on the web at www.appliedmicrowave.com.



Figure 10, Prototype LNA Circuit Schematic

| Tuble 2, El (11 billidided + el bub intensul en results |             |       |           |       |            |            |            |  |  |
|---------------------------------------------------------|-------------|-------|-----------|-------|------------|------------|------------|--|--|
| Specification                                           | Goal        | S     | imulation |       |            | Measured   |            |  |  |
| Frequency (MHz)                                         | 1574 - 1576 | 1574  | 1575      | 1576  | 1574       | 1575       | 1576       |  |  |
| Power Gain (dB)                                         | > 16        | 17.13 | 17.12     | 17.11 | 17.75      | 17.74      | 17.71      |  |  |
| Noise Figure (dB)                                       | < 1.0       | 0.4   | 0.4       | 0.4   | 0.68/0.38* | 0.67/0.37* | 0.66/0.36* |  |  |
| Input RL (dB)                                           | > 13.98     | 14.48 | 14.47     | 14.46 | 14.03      | 14.02      | 14.02      |  |  |
| Output RL (dB)                                          | > 9.54      | 11.39 | 11.4      | 11.42 | 10.18      | 10.17      | 10.17      |  |  |

Table 2, LNA Simulated Versus Measured Results

\*NF after adjusting for 0.3 dB total front-end component losses in cable, connector and input microstrip.



Figure 11, LNA Simulated and Measured Gain and Noise Figure



Figure 12, LNA Simulated and Measured Return Loss

## References

[1] Dale D. Henkes, "LNA Design Uses Series Feedback to Achieve Simultaneous Low Input VSWR and Low Noise", Applied Microwave & Wireless, October 1998, pp. 26-32.

[2] Janusz A. Dobrowolski & Wojciech Ostrowski, "Computer-Aided Analysis, Modeling, and Design of Microwave Networks", Artech House, 1996.

[3] Guillermo Gonzalez, "Microwave Transistor Amplifiers - Analysis and Design", Prentice-Hall, 1984.

[4] Robert E. Collin, "Foundations for Microwave Engineering" 2<sup>nd</sup> edition, McGraw-Hill, 1992.

# [RETURN]